# ISBC® 012CX, 010CX, AND 020CX ILBX™ RAM BOARDS

- Dual Port Capability via MULTIBUS® and iLBX Interfaces
- Single Bit Error Correction and Double Bit Error Detection Utilizing Intel 8206 ECC Device
- 512K Byte, 1024K Byte, and 2048K Byte Versions Available
- Control Status Register Supports Multiple ECC Operating Modes

- Error Status Register Provides Error Logging by Host CPU Board
- 16 Megabyte Addressing Capability
- Supports 8- or 16-bit Data Transfer and 24-bit Addressing
- Auxiliary Power Bus and Memory Protect Logic for Battery Back-Up RAM Requirements

The iSBC 012CX, iSBC 010CX and iSBC 020CX RAM memory boards are members of Intel's complete line of iSBC memory and I/O expansion boards. Each board interfaces directly to any iSBC 80, iSBC 86, iSBC 186, and iSBC 286 Single Board Computers. The dual port feature of the CX series of RAM-boards allow access to the memory of both the MULTIBUS and iLBX bus interfaces.

In addition to the dual port features the "CX" series of RAM-boards provide Error Checking and Corrections Circuitry (ECC) which can detect and correct single bit errors and detect, but not correct, double and most multiple bit errors.

The iSBC 012CX board contains 512K bytes of read/write memory using 64K dynamic RAM components. The iSBC 010 CX and iSBC 020 CX boards contain 1024K and 2048K bytes of read/write memory using 256K dynamic RAM components.

Due to the iLBX dual port capability and on-board ECC features of the boards they are ideally suited in applications where memory performance and integrity is critical, such as financial transactions, process control and medical equipment applications.



231023-1

# FUNCTIONAL DESCRIPTION

#### General

The iSBC 012CX, 010CX, and 020CX RAM boards are physically and electrically compatible with the MULTIBUS interface standard, IEEE-796, as outlined in the Intel MULTIBUS specification. In addition the CX series of RAM-boards are physically and electrically compatible with the iLBX bus (Local Bus Extension) interface as outlined in the Intel iLBX Specification (see Figure 1).

#### **Dual Port Capabilities**

The "CX" series of RAM-boards can be accessed by either the MULTIBUS interface or the iLBX interface (see Figure 2). Intel's iLBX interface is an unarbitrated bus architecture which allows direct transfer of data between the CPU and the memory boards



Figure 1. Typical iLBX™ System Configuration



Figure 2. iSBC® 012CX/010CX/020CX Block Diagram

without accessing the MULTIBUS bus. Due to the unarbitrated nature of the iLBX interface significant improvements in memory access times result, typically a 2-6 Wait State improvement over MULTIBUS memory access.

# System Memory Size

Maximum system memory size with this series of boards is 16 megabytes. Memory partitioning is independent for the MULTIBUS interface and the iLBX interface.

For MULTIBUS operations, on-board jumpers assign the board to one of four 4-megabyte pages. Each page is partitioned into 256 blocks of 16K bytes each. The smallest partition on any board in this series is 8K bytes. Jumpers assign the base address (lowest 16K block) within the selected 4-megabyte page.

The iLBX bus memory partitioning differs from the MULTIBUS bus partitioning in that the iLBX bus address space consists of 256 contiguous blocks of 64K bytes totaling 16 megabytes. As with the MULTIBUS bus partitioning, the base addresses are set with on-board jumpers.

# Error Checking and Correcting (ECC)

Error checking and correction is accomplished with the Intel 8206 Error Checking and Correcting device. This ECC component, in conjunction with the ECC check bit RAM array, provides error detection and correction of single bit errors and detection only of double bit and most multiple bit errors. The ECC circuitry can be programmed via the Control Status Register (CSR) to various modes while error logging is supported by the Error Status Register (ESR). Both CSR and ESR communicate with the master CPU board through a single I/O port.

# **ECC I/O Address Selection**

The processor board communicates with the ECC circuitry via a single I/O port. This port is used for the Control Status Register (CSR) and the Error Status Register (ESR). The CSR is programmed by the user to determine the mode of operation while the ESR provides information about memory errors.

The iSBC 012CX, iSBC 010CX, and iSBC 020CX RAM boards are shipped with a Programmed Array Logic (PAL) device which allows selecting one of 9 possible addresses for the I/O port. The actual selection is done by jumper configuration. Additional unprogrammed locations are left in the PAL to allow application specific I/O addresses to be defined.

#### **CONTROL STATUS REGISTER**

There are six ECC modes of operation in the "CX" family of RAM boards. Each mode is obtained by software programming of the CSR from the master iSBC board. The six modes are:

- a. Interrupt on any error mode
- b. Interrupt on non-correctable error only mode
- c. Correcting mode
- d. Non-correcting mode
- e. Diagnostic mode
- f. Examine syndrome word mode

Modes (a) and (b) can be used in conjunction with (c) and (d). The six modes are described below.

Interrupt on Any Error Mode—In this mode the RAM board will interrupt the iSBC processor board when any error (single bit or multiple bit) is detected by the ECC circuitry.

Interrupt on Non-Correctable Error Mode—In this mode the RAM board will interrupt the iSBC processor board only when a non-correctable (multiple bit) error is detected by the ECC circuitry. A multiple bit error is not correctable by the ECC circuitry.

**Correcting Mode**—In this mode the RAM board corrects any correctable error (single bit error). Errors which are not correctable are not modified. Interrupts are generated depending on the interrupt mode selected.

**Non-Correcting Mode**—In this mode the RAM board does not correct any error. The ECC circuitry continues to check for errors, but no corrective action is taken. Interrupts continue as described previously.

**Diagnostic Mode**—This mode is used for testing the on-board ECC circuitry. In this mode the write enable strobe to the ECC RAM array is continuously disabled. The diagnostic mode can be used to simulate errors and in conjunction with the "Examine Syndrome Word Mode" examine the check bits generated by the ECC circuitry.

**Examine Syndrome Word Mode**—This mode, in conjunction with the diagnostic mode, is used for testing the ECC memory. In this mode, the syndrome bits/check bits are clocked into the ESR on every memory read/write cycle, respectively. The ESR translation PROM switches to a transparent mode in the examine syndrome word mode. This allows the actual syndrome word generated by the 8206 ECC device to be examined.

|   |          | E  | Bit |     |     |                   |   |    |     | Bit        |   |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | · · |
|---|----------|----|-----|-----|-----|-------------------|---|----|-----|------------|---|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|   |          | 6  | 5   | ;   |     | Meaning           |   | 4  | 3   | 2          | 1 | 0          | Meaning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |
|   |          | 0  | 0   | )   |     | Error in row      | 0 | 0  | 1   | 0          | 1 | 0          | Error in data bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10  |
|   |          | 0  | 1   |     |     |                   | 1 | 0  | 1   | 0          | 1 | 1          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 11  |
|   |          | 1  | 0   | )   |     |                   | 2 | 0. | 1   | 1          | 0 | 0          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 12  |
|   |          | 1  | 1   |     |     |                   | 3 | 0  | 1   | 1          | 0 | 1          | and the second se | 13  |
|   |          |    |     |     |     |                   |   | 0  | 1   | 1          | 1 | 0          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 14  |
|   |          | E  | Bit |     |     | Meening           |   | 0  | 1   | 1          | 1 | :1         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 15  |
| 4 | 3        |    | 2   | 1   | 0   | Meaning           |   |    | Ċ,  | 0          | 0 |            | Error in check bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   |
| 0 | 0        |    | 0   | 0   | 0   | Error in data bit | 0 | 4  | 0   | 0          | 0 | 1          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | U 4 |
| 0 | 0        |    | 0   | . 0 | 1   |                   | 1 | ·  | 0   | •          | 4 |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
| 0 | 0        |    | 0   | 1   | 0   |                   | 2 | 1  | .0, | 0          |   | · U        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2   |
| 0 | 0        |    | 0   | 1   | 1.  |                   | 3 | -  | 0   | 0          |   |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3   |
| 0 | 0        | .* | 1   | 0   | 0   |                   | 4 | -  | 0   |            | 0 | 0          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4   |
| 0 | 0        |    | 1   | 0   | 1   |                   | 5 | I  | U   | . <b>I</b> | 0 | 2 <b>1</b> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 5   |
| 0 | 0        |    | 1.  | 1   | 0   |                   | 6 |    |     |            | 4 | ~          | No Error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |
| 0 | 0        |    | 1   | 1   | · 1 |                   | 7 | 1  | 1   | 1          | 1 | 1          | Non-correctable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
| 0 | <u> </u> |    | 0 1 | 0   | 0   |                   | 8 | 1  | 1   | 1          | 1 | 1          | (multiple-bit error)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |
| 0 | 1        |    | 0   | 0   | 1   |                   | 9 |    |     |            |   |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |

# **ERROR STATUS REGISTER**

The 8-bit register contains information about memory errors. The ESR reflects the latest error occurrence. Table 1 shows the status register format. Bits 5 and 6 show the failing row while bits 0 through 4 indicate which bit (of the 16-bit data word or the 6-bit ECC syndrome) is in error. Bit 7 is always high.

# **Battery Back-Up/Memory Protect**

An auxiliary power bus is provided to allow separate power to the RAM array for systems requiring backup of read/write memory. An active low TTL compatible memory protect signal is brought out on the auxiliary bus connector which, when asserted, disables read/write access to the RAM board. This input is provided for the protection of RAM contents during system power-down sequences.

#### SPECIFICATIONS

#### Word Size Supported

8- or 16-bits

#### Memory Size

524,288 bytes (iSBC 012CX board) 1,048,576 bytes (iSBC 010CX board) 2,097,152 bytes (iSBC 020CX board)

# Access Times (All densities)

# MULTIBUS® System Bus

Read/Full Write— 380 ns (max) Write Byte - 530 ns (max)

#### iLBX™ Local Bus

Read/Full Write— 340 ns (max) Write Byte - 440 ns (max)

# Cycle Times (All densities)

#### MULTIBUS® System Bus

Read/Full Write- 490 ns (max) Write Byte - 885 ns (max)

# iLBX™ Local Bus

Read/Full Write- 375 ns Write Byte — 740 ns

#### NOTE:

If an error is detected, read access time and cycle times are extended to 255 ns (max)



# **Memory Partitioning**

Maximum System memory size is 16M Bytes for both MULTIBUS and iLBX BUS. MULTIBUS partitioning is by Page, Block and Base, while the iLBX BUS is by Block and Base only.

#### **Page Address**

MULTIBUS® 0-4 megabytes; 4-8 megabytes, 8-12 megabytes; 12-16 megabytes

iLBX™ BUS --- N/A

#### **Base Address**

MULTIBUS<sup>®</sup> System Bus—Any 16K byte boundary within the 4M-byte page.

iLBX™ Local Bus

— Any 64K byte boundary selectable on board boundaries to 8M-bytes and some 64K-byte boundaries in the first megabyte. Others available if PAL programming is changed.

# **Power Requirements**

Voltage—5 VDC ±5%

| Product     | Current     | Standby<br>(Battery Back-Up) |  |  |
|-------------|-------------|------------------------------|--|--|
| iSBC® 012CX | 4.4A (typ.) | 2.2A (typ.)                  |  |  |
| Board       | 6.8A (max.) | 2.4A (max.)                  |  |  |
| iSBC® 010CX | 4.8A (typ.) | 2.1A (typ.)                  |  |  |
| Board       | 7.0A (max.) | 2.3A (max.)                  |  |  |
| iSBC® 020CX | 5.3A (typ.) | 2.2A (typ.)                  |  |  |
| Board       | 7.5A (max.) | 2.4A (max.)                  |  |  |

#### **Environmental Requirements**

| Operating Temperature: | 0°C to 55°C airflow of 200 linear feet per minute |
|------------------------|---------------------------------------------------|
| Operating Humidity:    | To 90% without condensa-<br>tion                  |

#### **Physical Dimensions**

| Width:     | 30.48 cm (12 inches)            |
|------------|---------------------------------|
| Height:    | 17.15 cm (6.75 inches)          |
| Thickness: | 1.27 cm (0.50 inches)           |
| Weight:    | iSBC 012CX board: 6589 gm (23.5 |

ounces); iSBC 010CX board: 5329 gm (19.0 ounces); iSBC 020CX board: 6589 gm (23.5 ounces)

#### **Reference Manuals**

145158-003—iSBC® 028CX/iSBC® 056CX/iSBC® 012CX Hardware Reference Manual

144456-001—Intel iLBX™ 010CX, 020CX Specification

9800683-03-Intel MULTIBUS® Specification

Manuals may be ordered from any Intel Sales Representative, Distributor Office or from the Intel Literature Department, 3065 Bowers Avenue, Santa Clara, CA. 95051

# **ORDERING INFORMATION**

| Part Number | Description                                         |
|-------------|-----------------------------------------------------|
| iSBC 012CX  | 512K byte RAM board with ECC<br>and iLBX Connectors |
| iSBC 010CX  | 1M byte RAM board with ECC and iLBX Connectors      |
| iSBC 020CX  | 2M byte RAM board with ECC and iLBX Connectors      |